Optimizing Application Mapping for Multi-FPGA Systems with Multi-ejection STDM Switches

Kohei Ito, Ryota Yasudo, Hideharu Amano

Research output: Chapter in Book/Report/Conference proceedingConference contribution

Abstract

Multi-FPGA systems have received an attention as a computing cluster for multi-access edge computing (MEC). Also, they can process time-critical jobs with their hardwired logic. For this purpose, the static time-division multiplexing (STDM) network is adopted because it enables to predict latency and bandwidth. However, the overall performance of the STDM network depends on the number of time slots. This paper proposes a new mapping tool that optimizes the application mapping so that the number of slots is minimized. Our tool handles multicasts and multi-ejection function which are effective techniques for STDM switches implemented on an FPGA cluster. For applications with all-to-all communication, our experimental results show that the tool reduces the number of time slots by 59-68% with both multicasts and multi-ejection switches.

Original languageEnglish
Title of host publicationProceedings - 2022 32nd International Conference on Field-Programmable Logic and Applications, FPL 2022
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages143-147
Number of pages5
ISBN (Electronic)9781665473903
DOIs
Publication statusPublished - 2022
Event32nd International Conference on Field-Programmable Logic and Applications, FPL 2022 - Belfast, United Kingdom
Duration: 2022 Aug 292022 Sept 2

Publication series

NameProceedings - 2022 32nd International Conference on Field-Programmable Logic and Applications, FPL 2022

Conference

Conference32nd International Conference on Field-Programmable Logic and Applications, FPL 2022
Country/TerritoryUnited Kingdom
CityBelfast
Period22/8/2922/9/2

Keywords

  • multi-ejection
  • multi-FPGA
  • STDM

ASJC Scopus subject areas

  • Artificial Intelligence
  • Computer Science Applications
  • Software
  • Control and Optimization
  • Instrumentation
  • Hardware and Architecture

Fingerprint

Dive into the research topics of 'Optimizing Application Mapping for Multi-FPGA Systems with Multi-ejection STDM Switches'. Together they form a unique fingerprint.

Cite this