TY - GEN
T1 - Comparison of self-heating effect (SHE) in short-channel bulk and ultra-thin BOX SOI MOSFETs
T2 - 2013 IEEE International Electron Devices Meeting, IEDM 2013
AU - Takahashi, Tsunaki
AU - Matsuki, Takeo
AU - Shinada, Takahiro
AU - Inoue, Yasuo
AU - Uchida, Ken
PY - 2013
Y1 - 2013
N2 - Self-heating effects (SHEs) of bulk and SOI FETs including 6-nm ultra-thin (UT) BOX devices are systematically investigated and compared using the four-terminal gate resistance technique. For bulk FETs, it has been verified for the first time that the SHE is not negligible in nanoscale devices mainly owing to a decrease in the thermal conductivity of the more heavily doped well. Furthermore, it has been demonstrated that the magnitude of the SHE strongly depends on the chip (ambient) temperature (Tchip). For SOI FETs, the impacts of BOX/SOI thinning are evaluated and explained in terms of the thermal conductivities of materials within heat dissipation paths. It has been demonstrated that the device temperature of 6-nm UT BOX SOI FETs is close to that of bulk FETs at Tchip under operating conditions. A thermal-aware device design of the UT Body and BOX (UTBB) structure is proposed on the basis of the evaluated BOX/SOI thickness dependences of the SHE. The SHE of UTBB FETs with a raised source/drain and/or shorter contact pitch could be comparable to that of bulk FETs in deeply scaled nodes. In addition, the doping concentration under the BOX should be optimized in order to achieve low and Tchip-independent SHE.
AB - Self-heating effects (SHEs) of bulk and SOI FETs including 6-nm ultra-thin (UT) BOX devices are systematically investigated and compared using the four-terminal gate resistance technique. For bulk FETs, it has been verified for the first time that the SHE is not negligible in nanoscale devices mainly owing to a decrease in the thermal conductivity of the more heavily doped well. Furthermore, it has been demonstrated that the magnitude of the SHE strongly depends on the chip (ambient) temperature (Tchip). For SOI FETs, the impacts of BOX/SOI thinning are evaluated and explained in terms of the thermal conductivities of materials within heat dissipation paths. It has been demonstrated that the device temperature of 6-nm UT BOX SOI FETs is close to that of bulk FETs at Tchip under operating conditions. A thermal-aware device design of the UT Body and BOX (UTBB) structure is proposed on the basis of the evaluated BOX/SOI thickness dependences of the SHE. The SHE of UTBB FETs with a raised source/drain and/or shorter contact pitch could be comparable to that of bulk FETs in deeply scaled nodes. In addition, the doping concentration under the BOX should be optimized in order to achieve low and Tchip-independent SHE.
UR - http://www.scopus.com/inward/record.url?scp=84894317310&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84894317310&partnerID=8YFLogxK
U2 - 10.1109/IEDM.2013.6724581
DO - 10.1109/IEDM.2013.6724581
M3 - Conference contribution
AN - SCOPUS:84894317310
SN - 9781479923076
T3 - Technical Digest - International Electron Devices Meeting, IEDM
SP - 7.4.1-7.4.4
BT - 2013 IEEE International Electron Devices Meeting, IEDM 2013
Y2 - 9 December 2013 through 11 December 2013
ER -