抄録
Standard Cell based Memory (SCM) is drawing attention as a technique to use the standard digital design flow to realize embedded memory macros. One of the strong points of SCM is that it correctly operates at such low voltage that SRAM macros provided by vendors usually do not work. This paper describes a design of energy-efficient SCM using Silicon-on-Thin-BOX (SOTB). We present automatic layout methodology for optimal body-bias separation (BBS) for SCM, which enables to apply different body bias voltages to latches and to other peripheral circuits within SCM. Results from simulations and chip measurements have demonstrated effectiveness of this approach.
本文言語 | English |
---|---|
ホスト出版物のタイトル | Proceedings - International SoC Design Conference 2017, ISOCC 2017 |
出版社 | Institute of Electrical and Electronics Engineers Inc. |
ページ | 148-149 |
ページ数 | 2 |
ISBN(電子版) | 9781538622858 |
DOI | |
出版ステータス | Published - 2018 5月 29 |
イベント | 14th International SoC Design Conference, ISOCC 2017 - Seoul, Korea, Republic of 継続期間: 2017 11月 5 → 2017 11月 8 |
Other
Other | 14th International SoC Design Conference, ISOCC 2017 |
---|---|
国/地域 | Korea, Republic of |
City | Seoul |
Period | 17/11/5 → 17/11/8 |
ASJC Scopus subject areas
- ハードウェアとアーキテクチャ
- 電子工学および電気工学
- 電子材料、光学材料、および磁性材料