Prioritized SMT architecture with IPC control method for real-time processing

Nobuyuki Yamasaki, Ikuo Magaki, Tsutomu Itou

研究成果: Conference contribution

20 引用 (Scopus)

抜粋

This paper describes a novel processor architecture, the prioritized SMT architecture with the IPC control method, to guarantee the execution time of real-time threads. Based on priority set by a real-time scheduler, all hardware resources including cache systems, fetch, issue, and execution units, are controlled, so that our processor can execute multiple threads in real-time. All runnable threads are simultaneously executed as much as possible in priority order, so that the execution order becomes congruent with the priority order set by a real-time scheduler. If a resource conflict occurs, the lower priority threads are kept waiting until the higher priority thread finishes using the resource. In brief, context switching required for real-time scheduling and execution is converted to the prioritized SMT execution. Here, some triggers including cache misses and branch prediction misses fluctuate the execution speed of a thread. Additionally, in case of an SMT processor, the execution time of each thread may vary according to a combination of simultaneous executing threads. To guarantee the execution time of real-time threads accurately, the IPC control method that monitors and controls each thread IPC in a feedback loop is designed and implemented. Our IPC control method can keep the IPC deviation of the thread within ±1% bounds, if the target IPC is less than 80% of the single thread execution IPC. Our processor is implemented as a processing core of a system LSI, which process was TSMC 0.13um 8 layered Cu wiring, used for distributed real-time systems including humanoid robots, bilateral robots, embedded control systems, and ubiquitous computing systems.

元の言語English
ホスト出版物のタイトルProceedings - RTAS 2007
ホスト出版物のサブタイトル13th IEEE Real-Time and Embedded Technology and Applications Symposium
ページ12-21
ページ数10
DOI
出版物ステータスPublished - 2007 8 28
イベント13th IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS'07 - Bellevue, WA, United States
継続期間: 2007 4 32007 4 6

出版物シリーズ

名前Proceedings of the IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS
ISSN(印刷物)1545-3421

Other

Other13th IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS'07
United States
Bellevue, WA
期間07/4/307/4/6

ASJC Scopus subject areas

  • Engineering(all)

フィンガープリント Prioritized SMT architecture with IPC control method for real-time processing' の研究トピックを掘り下げます。これらはともに一意のフィンガープリントを構成します。

  • これを引用

    Yamasaki, N., Magaki, I., & Itou, T. (2007). Prioritized SMT architecture with IPC control method for real-time processing. : Proceedings - RTAS 2007: 13th IEEE Real-Time and Embedded Technology and Applications Symposium (pp. 12-21). [4155306] (Proceedings of the IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS). https://doi.org/10.1109/RTAS.2007.28